# Virginia IIII Tech

### **Instructions:**

• Print your name in the space provided below.

Solution

- This examination is closed book and closed notes, aside from the permitted one-page formula sheet.
- No calculators or other computing devices may be used. The use of any such device will be interpreted as an indication that you are finished with the test and your test form will be collected immediately.
- Answer each question in the space provided. If you need more space to answer a question, you are probably thinking about it the wrong way.
- If you want partial credit, justify your answers, even when justification is not explicitly required.
- There are 6 questions, some with multiple parts, priced as marked. The maximum score is 100.
- When you have completed the test, sign the pledge at the bottom of this page, sign your fact sheet, and turn in the test and fact sheet.
- Note that failing to return this test, and discussing its content with a student who has not taken it are violations of the Honor Code.

## Do not start the test until instructed to do so!

Name

printed

Pledge: On my honor, I have neither given nor received unauthorized aid on this examination.

signed



xkcd.com

Answers to questions are shown in blue.

Commentary on the questions/answers is shown in green.

#### CS 2506 Computer Organization II

1. The single-cycle MIPS datapath design used one stage with a clock cycle of 800 ps. The MIPS pipeline had five stages, with a clock cycle of 200 ps. The pipeline achieved better performance by improving instruction throughput. Let's consider some alternative outcomes.

Suppose that the MIPS pipeline design had resulted in four stages, with a clock cycle of 250 ps.

a) [8 points] Assuming an infinite sequence of instructions, what speedup will this design achieve when compared to the original, single-cycle design? Show calculations to support your conclusion.

Key fact: once n - 1 stages of the pipeline are full, an instruction will be completed on each clock cycle (ignoring stalls).

So, for the pipeline described here, the time to execute a sequence of N instructions would be given by:

Time = 
$$750 + 250N$$

And so, the speedup versus the single-cycle design would be:

Speedup = 
$$\frac{800N}{750+250N}$$

And, as N goes to infinity, we see the limiting speedup will be 800/250 = 16/5 = 3.2.

b) [8 points] Assuming an infinite sequence of instructions, what speedup will this design achieve when compared to the five-stage pipeline design discussed in class? Show calculations to support your conclusion.

And so, the speedup versus the textbook pipeline design would be:

$$Speedup = \frac{800 + 200N}{750 + 250N}$$

And, as N goes to infinity, we see the limiting speedup will be 200/250 = 4/5 = 0.8, which means the revised design described above would actually be slower.

#### CS 2506 Computer Organization II

- 2. Suppose a program spends 30% of its time executing integer addition instructions and 40% of its time executing integer multiplication instructions; you want to improve the performance of that program by modifying the hardware for those integer operations. Justify your answers to the following questions by using Amdahl's Law. The parts of the question are independent. For each part, show computations to support your conclusion.
  - a) [8 points] How much faster would the program execute if you made integer addition 2 times faster and integer multiplication 4 times faster?

Applying Amdahl's Law, and letting the current time taken be T:

 $T_{after} = 0.30 * T + \frac{0.30T}{2} + \frac{0.40T}{4}$ = 0.30 \* T + 0.15T + 0.10T = 0.55T

So, after the revision, the program would take 55% as long (speedup would be 100/55).

**b) [8 points]** Suppose the program currently executes in 200 seconds, with a given input set, and your goal is to reduce its execution time on the same input set to 160 seconds. Assuming your only option is to speed up the execution of integer multiplication instructions, how much faster would they have to execute in order to achieve your goal?

Applying Amdahl's Law:

$$160 = 0.60 \times 200 + \frac{0.40 \times 200}{X}$$

Solving for X, we get 2. So, we would have to make multiplication twice as fast.

#### CS 2506 Computer Organization II

3. Pseudo-instructions give MIPS a richer set of assembly language instructions than those supported directly by the hardware. Explain how each of the following pseudo-instruction can be implemented using only the MIPS32 instructions listed at the bottom of this page (those <u>are</u> sufficient). If you need to use any "extra" registers, you may use the t-registers, \$t0, \$t1, and so forth.

```
a) [8 points] movz $rd, $rs, $rt
    # if GPR[rs] == 0 then GPR[rd] = GPR[rt]
    bne $rs, $zero, skip
    add $rd, $rt, $zero
    skip:
```

N %  $2^k$  yields the bits k-1 to 0 of N; so the task is to create a mask that would zero out the bits 31:k of N, and then apply that mask to N.

You also need to note that you only have a left-shift instruction, and that shifting to the left will shift in Os at the bottom.

| nor | \$t0, \$zero, \$zero | <pre># put FFFFFFFF into \$t0</pre>                                                           |
|-----|----------------------|-----------------------------------------------------------------------------------------------|
| sll | \$t0, \$t0, exp      | <pre># zero out exp low bits of \$t0</pre>                                                    |
| nor | \$t0, \$t0, \$t0     | <pre># flip the bits of \$t0, so we have 0s for the # high bits and 1s for the low bits</pre> |
| and | \$rd, \$rs, \$t0     | <pre># apply mask to zero high bits of \$rd</pre>                                             |

There are a number of ways to create the mask; here's one alternative:

| lui  | \$t0, | 0xFFF | F             | # | t0 | = | <b>0xFFFF0000</b> |
|------|-------|-------|---------------|---|----|---|-------------------|
| addi | \$t0, | \$t0, | <b>0xFFFF</b> | # | t0 | = | <b>Oxfffffff</b>  |

Then proceed as shown above.

```
rd, rs, rt
                            # GPR[rd] <-- GPR[rs] + GPR[rt]</pre>
add
      rd, rs, imm16
                            # GPR[rd] <-- GPR[rs] + imm16</pre>
addi
                                                                     (sign extended)
and
      rd, rs, rt
                            # GPR[rd] <-- GPR[rs] AND GPR[rt] (bitwise)</pre>
      rs, rt, label  # if GPR[rs] == GPR[rt], jump to label
rs, rt, label  # if GPR[rs] != GPR[rt], jump to label
beq
bne
                            # GPR[rt] <-- imm16 << 16
lui
      rt, imm16
                                                                      (load upper 2 bytes)
      rd, rs, rt
                           # GPR[rd] <-- GPR[rs] OR GPR[rt]</pre>
                                                                      (bitwise)
or
       rd, rs, rt
                            # GPR[rd] <-- GPR[rs] NOR GPR[rt] (bitwise)</pre>
nor
sub
       rd, rs, rt
                           # GPR[rd] <-- GPR[rs] - GPR[rt]</pre>
                            # GPR[rd] <-- GPR[rs] << sa</pre>
                                                                      (logical shift)
sll
       rd, rt, sa
```

(imm16 denotes a 16-bit immediate value)

4. Suppose that a buggy implementation of the MIPS datapath switches the use of bits 25:21 and 20:16:



Everything else in the datapath operates normally.

a) [8 points] Describe, in detail, how this error would affect the execution of the following instruction:

sub \$t0, \$t1, \$t2

The error effectively swaps the rs and rt registers for the instruction, and doesn't change anything else. Therefore, this will perform the computation:

\$t0 = \$t2 - \$t1

So, this will set \$t0 to the negative of the expected result.

b) [8 points] Describe, in detail, how this error would affect the execution of the following instruction:

```
lw $s0, 0($s1)
```

Effectively, this will perform the computation:

lw \$s1, 0(\$s0)

Therefore, the instruction will write to \$s1 instead of \$s0, and (attempt to) read from the address \$s0 instead of from \$s1.

So, there may well be a segfault on the memory access, and if not, the wrong register will be modified.

5. [12 points] Suppose the following sequence of instructions was executed on the preliminary pipeline design derived in class, and shown on the supplement:

| add | \$t2, | \$t1,  | \$t4 | # | 1 |
|-----|-------|--------|------|---|---|
| sub | \$t1, | \$t2,  | \$t4 | # | 2 |
| slt | \$t3, | \$t1,  | \$t2 | # | 3 |
| SW  | \$t3, | (\$t2) | )    | # | 4 |
| lw  | \$t3, | 0(\$t1 | 1)   | # | 5 |

Describe all of the logical errors that would occur. For each logical error, clearly identify the instruction whose execution would be incorrect, and identify the register(s), if any, that are involved in the error.

| Ins | struction | Registers                                                                   |
|-----|-----------|-----------------------------------------------------------------------------|
| #2  | sub       | \$t2 (read before #1 actually updates it; sets \$t1 incorrectly)            |
| #3  | slt       | <pre>\$t1 (read before #2 actually updates it; sets \$t3 incorrectly)</pre> |
|     |           | <pre>\$t2 (read before #1 actually updates it)</pre>                        |
| #4  | SW        | <pre>\$t3 (read before #3 actually updates it - with wrong value)</pre>     |
| #5  | lw        | \$t1 (was set incorrectly by the sub instruction)                           |

There are other dependencies, but in all cases the reading instruction is at least 3 cycles (stages) behind the writing instruction, so there's no read-after-write hazard, nor are there any other logical issues.

A common point of confusion was over the fact that sw READS from \$t3 and that lw WRITES to \$t3. That's why lw has no problem with respect to \$t3; it's overwriting what's there anyway, and never accesses the previous value.

And, lw has an issue with \$t1 because it was set incorrectly by an earlier instruction; note the question asked you to describe all the logical errors that would occur, not just identify data hazards.

6. For this problem, you will design a modification of the single-cycle datapath to add support for the branch-on-not-equal (bne) instruction:

We will rename the Branch control signal BEQ, and add a new control signal BNE (equals 1 iff the current instruction is bne). We will retain the Zero control signal unchanged, and call the control line for the MUX that selects the address for the next instruction MUXCTL.

a) [8 points] Write a truth table showing the relationship between BEQ, BNE, Zero and MUXCTL.

| BEQ | BNE | Zero | MUXCTL |
|-----|-----|------|--------|
| 0   | 0   | 0    | 0      |
| 0   | 0   | 1    | 0      |
| 0   | 1   | 0    | 1      |
| 0   | 1   | 1    | 0      |
| 1   | 0   | 0    | 0      |
| 1   | 0   | 1    | 1      |
| 1   | 1   | 0    | ?      |
| 1   | 1   | 1    | ?      |
|     |     |      |        |

All six rows shown here in blue matter, since they all represent valid input states. The two rows shown in green represent invalid states, since BEQ and BNE can never both be 1. It's OK to include those rows, but not to indicate that MUXCTL should be a specific value then.

b) [8 points] Derive a simplified Boolean expression for MUXCTL.

MUXCTL = ~BEQ \* BNE \* ~Zero + BEQ \* ~BNE \* Zero

I graded this on consistency with part a). The expression shown here does not simplify unless you take the two invalid input states into account, in which case it simplifies to:

MUXCTL = BNE \* ~Zero + BEQ \* Zero

c) [8 points] Draw a circuit showing the control logic for the MUX that selects the address for the next instruction. Gate diagrams are shown on the supplement.

I graded this on consistency with part b). I'll insert a circuit diagram later.